Sessionals CHNOLOGY NMAM INSTITUTE OF TECHNOLOGY, NITTE (An Autonomous Institution affiliated to VTU, Belgaum) II Sem B.E. (Credit System) Mid Semester Examinations – I, January 2015 14EC112 - BASIC ELECTRONICS ration: 1 Hour Note: Answer any One full question from each Unit. Max. Marks: 20 Sketch the typical V-I characteristics of Si and Ge diodes and mark the important points. b) Design a zener voltage regulator to meet the following specifications. DC input voltage, V<sub>i</sub>=20V, dc output voltage V<sub>o</sub>=10V, load current I<sub>L</sub>=20mA, I<sub>Zmin</sub>=10 mA, a) What is a DC load line? Give the equation of DC load line of a diode in series with dc supply voltage and resistor R such that diode is forward biased. Discuss the types of junction breakdown that occur in reverse breakdown diodes. Unit - II Draw the circuit diagram of full wave rectifier using two diodes. Explain its principle of working with relevant waveforms. Also derive an expression for DC output voltage. b) The input to a half wave rectifier is given through a 10:1 transformer from a supply given by 230 sin 314t V. If  $R_f = 50\Omega$  and  $R_L = 500\Omega$ , determine (a) DC load voltage (b) RMS load voltage. a) Draw the circuit of a full wave rectifier with capacitor filter. Explain its working with relevant waveforms. b) A full wave rectifier with capacitor filter is supplying a resistive load of  $1000\Omega$ . The value of filter capacitor is 200µF.If supply voltage to the rectifier is 200 V at 50Hz, Calculate RMS ripple voltage

USN

# NMAM INSTITUTE OF TECHNOLOGY, NITTE

(An Autonomous Institution affiliated to VTU, Belgaum) Sem B.E. (Credit System) Mid Semester Examinations – I, January 2015

14EC112 - BASIC ELECTRONICS

Note: Answer any One full question from each Unit.

Unit - I

Sketch the typical V-I characteristics of Si and Ge diodes and mark the important points.

Design a zener voltage regulator to meet the following specifications. DC input voltage,  $V_i$ =20V, dc output voltage  $V_o$ =10V, load current  $I_L$ =20mA,  $I_{Zmin}$ =10 mA,

I zmax=100mA.

uration: 1 Hour

4

Max. Marks: 20

What is a DC load line? Give the equation of DC load line of a diode in series with dc supply voltage and resistor R such that diode is forward biased.

Discuss the types of junction breakdown that occur in reverse breakdown diodes. b)

6

#### Unit - II

Draw the circuit diagram of full wave rectifier using two diodes. Explain its principle of working with relevant waveforms. Also derive an expression for DC output voltage.

b) The input to a half wave rectifier is given through a 10:1 transformer from a supply given by 230 sin 314t V. If  $R_f = 50\Omega$  and  $R_L = 500\Omega$ , determine

(a) DC load voltage

(b) RMS load voltage.

6

6

4

Draw the circuit of a full wave rectifier with capacitor filter. Explain its working with relevant a) A full wave rectifier with capacitor filter is supplying a resistive load of  $1000\Omega$ . The value of

filter capacitor is 200µF.If supply voltage to the rectifier is 200 V at 50Hz, Calculate

RMS ripple voltage

NMAM INSTITUTE OF TECHNOLOGY, NITTE (An Autonomous Institution affiliated to VTU, Belgaum)

Sem B.E. (Credit System) Mid Semester Examinations - II, March 2015

14EC112 - BASIC ELECTRONICS

fon: 1 Hour

Max. Marks: 20

Note: Answer any One full question from each Unit.

- Draw the circuit of NPN transistor in common base configuration. Sketch and explain Unit-1 input and output characteristics. Mark regions of operation on output characteristics. in common emitter configuration operates with collector circuit d.c. supply of 24 vonc. f collector resistance and base bias resistance for base bias arrangement to have VcE = 12 volts and Ic = 12 mA . Assume  $\beta = 50$ .
- Draw the circuit of NPN transistor in common emitter configuration. Sketch output characteristics, mark regions of operation and explain.
- With circuit diagram and waveforms explain operation of pulse firing circuit for half wave controlled rectifier using SCR.

#### Unit - II

- With circuit diagram explain operation of Hartley Oscillator. If this Oscillator is to have output frequency of 100 KHz using two inductances of 100 µH and 10µH in the feedback network, what should be the value of capacitor in the feedback network? Also calculate the gain required for the amplifier section of the circuit.
- An amplifier having absolute voltage gain of 100 is cascaded with a second amplifier having power gain of 10 dB. Determine the overall power gain in dB.
- Sketch the frequency response of R-C coupled amplifier and mark relevant parameters and explain their significance. State reason for reduction in gain for low and high
- With block diagram explain the operation of series voltage negative feedback amplifier. Derive expression for closed loop gain. Mention features of this amplifier.

5

7

3

| USN |  |
|-----|--|

### NMAM INSTITUTE OF TECHNOLOGY, NITTE

(An Autonomous Institution affiliated to VTU, Belagavi)

## I Sem B.E. (Credit System) Mid Semester Examinations - II, October 2015

15EC112 - BASIC ELECTRONICS

uration: 1 Hour

Max. Marks: 20

|        | a su tim from each Unit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |         |
|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
|        | Note: Answer any One full question from each Unit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | to DT*  |
|        | Unit – I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | rks BT* |
|        | Sketch and explain the output characteristics of the common base configuration of an NPN transistor with the help of circuit diagram. Mark the regions of operation on the characteristics.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 6 L*3   |
| b)     | Calculate the values of $R_C$ and $R_B$ in a base bias circuit to have $V_{CE}$ =6V and $I_C$ = 6mA. The supply voltage is 12V and the transistor has $\beta$ =100. Draw the circuit diagram and mark all the component values.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 4 L4    |
| а      | Sketch and explain the forward V-I characteristics of an SCR for different gate currents with the help of circuit diagram.  The base bias circuit arranged for maximum symmetrical output swing is to the base bias circuit arranged for maximum symmetrical output swing is to the base bias circuit arranged for maximum symmetrical output swing is to the base bias circuit arranged for maximum symmetrical output swing is to the base bias circuit arranged for maximum symmetrical output swing is to the base bias circuit arranged for maximum symmetrical output swing is to the base bias circuit arranged for maximum symmetrical output swing is to the base bias circuit arranged for maximum symmetrical output swing is to the base bias circuit arranged for maximum symmetrical output swing is to the base bias circuit arranged for maximum symmetrical output swing is to the base bias circuit arranged for maximum symmetrical output swing is to the base bias circuit arranged for maximum symmetrical output swing is to the base bias circuit arranged for maximum symmetrical output swing is to the base bias circuit arranged for maximum symmetrical output swing is to the base bias circuit arranged for maximum symmetrical output swing is to the base bias circuit arranged for maximum symmetrical output swing is to the base bias circuit arranged for maximum symmetrical output swing is to the base bias circuit arranged for maximum symmetrical output swing is to the base bias circuit arranged for maximum symmetrical output swing is to the base bias circuit arranged for maximum symmetrical output swing is to the base bias circuit arranged for maximum symmetrical output swing is to the base bias circuit arranged for maximum symmetrical output swing is to the base bias circuit arranged for maximum symmetrical output swing is to the base bias circuit arranged for maximum symmetrical output swing is to the base bias circuit arranged for maximum symmetrical output swing is to the base bias circuit arranged for maximum symmetrical output swing is  | 6 L3    |
| b      | The base bias circuit arranged for maximum symmetrical output string have collector resistor, $R_C = 2K\Omega$ and quiescent value of $V_{CE} = 10V$ , $\beta = 50$ . Calculate  i) Value of $I_C$ at Q-point.  ii) Value of $R_B$ .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 4 L4    |
|        | Unit – II                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |         |
|        | Unit - II  Draw the circuit of a non-inverting op-amp amplifier and derive its closed loop  The gain                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 6 L3    |
| a<br>t | o) Draw the circuit of a Hori involved voltage gain.  For an inverting amplifier $R_1$ =20K $\Omega$ and $R_F$ =1M $\Omega$ . Calculate the closed loo voltage gain and required input voltage to get an output voltage of 2V.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | P 4 L4  |
|        | voltage gain and required by  With the help of a neat circuit diagram, derive the expression for the output  With the help of a neat circuit diagram, derive the expression for the output  With the help of a neat circuit using op-amp.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |         |
|        | With the help of a neat circuit diagram.  voltage of integrator circuit using op-amp.  voltage of integrator circuit using op-amp to obtain the output voltage given by  Design an adder circuit using op-amp to obtain the input voltages and $(0.5V_1 + 0.8V_2 + 2V_3)$ where $V_1, V_2$ and $V_3$ are the input voltages and  it indicating all resistor values.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 4 L4    |
|        | Design an adder circuit using $V_1$ , $V_2$ and $V_3$ are the input $V_0 = -(0.5V_1 + 0.8V_2 + 2V_3)$ where $V_1$ , $V_2$ and $V_3$ are the input $V_3$ are the input $V_3$ and $V_4$ are the input $V_3$ are the input $V_4$ and $V_5$ are the input $V_6$ and $V_7$ are the input $V_7$ and $V_8$ are the input $V_9$ and $V_9$ are the input $V_9$ are the input $V_9$ and $V_9$ are the input $V_9$ are the input $V_9$ are the input $V_9$ and $V_9$ are the input |         |
| * B    | loom's Taxonomy, L* Level                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |         |
|        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |         |